## verilogA/va\_counter.va

```
// VerilogA for wk carrerobardon, va t counter 17 e, veriloga
`include "constants.vams"
`include "disciplines.vams"
module va_t_counter_17_e(clock,n_reset,mask,enable_count);
output clock;
electrical clock;
output [4:0] mask;
electrical [4:0] mask;
output n reset;
electrical n reset;
output enable count;
electrical enable count;
parameter real vlogic_high = 1.2;
parameter real vlogic_low = 0;
parameter real vtrans = 0.6;
parameter real tdel = 1e-12;
parameter real tfall = 50e-12;
parameter real trise = 50e-12;
parameter real clk period = 50n;
integer mask bit e\overline{n}abled = 0;
parameter real reset_period = 45u;
parameter real enable_count_period = 20u;
real next mask change = 0.0\overline{0}03000;
genvar k;
integer j = 0;
integer i = 0;
integer mask out [4:0];
integer clock state = 1;
integer n_reset_state = 1;verilog
integer enable_count_state = 1;
real\bar{n} = 0;
analog begin
@(initial_step) begin
     for(k = 0; k < 5; k = k + 1) begin
          mask_out[j] = j == mask_bit_enabled ? 1 : 0; // generate correct mask
          j = \bar{j} + 1;
     end
     mask bit enabled = -1;
end
@(timer(0,clk_period_/ 2)) begin
     clock_state = !clock_state; // generate clock
//@(timer(0,reset period / 2)) begin
// n reset state = !n reset state; // generate reset signal for test
//end
//@(timer(0,enable_count_period / 2)) begin
     enable count state = !enable count state; // generate eable count for test
@(timer(0,next mask change)) begin
     i = 0;
     mask bit enabled = mask bit enabled + 1; for (k = 0; k < 5; k = k + 1) begin mask_out[j] = j == mask_bit_enabled ? 1 : 0; // generate correct mask
          j = \overline{j} + 1\overline{i}
     end // generate mask for test
```

1 of 2 6/9/24, 16:53

endmodule

```
next_mask_change = 0.0003 * (2 ** (n)) - $abstime;
n = n + 1;
end

V(clock) <+ transition(clock_state*vlogic_high, tdel, trise, tfall);
V(n_reset) <+ transition(n_reset_state*vlogic_high, tdel, trise, tfall);
V(enable_count) <+ transition(enable_count_state*vlogic_high, tdel, trise, tfall);
generate i (0, 4, 1) V(mask[i]) <+ transition(mask_out[i]*vlogic_high, tdel, trise, tfall);
end</pre>
```

2 of 2 6/9/24, 16:53